Understanding Package Crack Signatures in a Leadframe Semiconductor Package

Talledo, Jefferson (2021) Understanding Package Crack Signatures in a Leadframe Semiconductor Package. Journal of Engineering Research and Reports, 20 (3). pp. 6-14. ISSN 2582-2926

[thumbnail of 412-Article Text-717-1-10-20221007.pdf] Text
412-Article Text-717-1-10-20221007.pdf - Published Version

Download (2MB)

Abstract

This paper presents the simulation approach used to understand package crack signatures of a leadframe package under different mechanical loading scenarios. Package crack is one of the common problems with semiconductor packages. A better understanding of the different crack signatures would help identify the root cause quickly and be able to find the correct solution. In this study, a high precision materials testing system was used to apply mechanical loading to the package simulating different scenarios that could produce the crack. Based on the testing results, cracks have distinct signatures depending on how the force is applied. With the different signatures identified, this approach makes it easy to find the root cause of the crack in actual applications or assembly processes and resolve the problem faster.

Item Type: Article
Subjects: GO STM Archive > Engineering
Depositing User: Unnamed user with email support@gostmarchive.com
Date Deposited: 20 Mar 2023 06:23
Last Modified: 22 Jun 2024 09:03
URI: http://journal.openarchivescholar.com/id/eprint/188

Actions (login required)

View Item
View Item